set_sim_input >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>> `-port`_ Specify the input port to configure `-tr`_ Specify the output duty cycle, the value is [0, 1] `-sp`_ Specifies the clock tick on which the input depends `-width`_ specify the bus width when data is a bus ----------------- .. _set_sim_input-port: -port :::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::: | Specify the input port to configure **attribute** :type: STRING :positional: True :default: **related_options** **simple case** There is currently no simple case. ----------------- .. _set_sim_input-tr: -tr :::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::: | Specify the output duty cycle, the value is [0, 1] **attribute** :type: FLOAT :positional: True :default: **related_options** **simple case** There is currently no simple case. ----------------- .. _set_sim_input-sp: -sp :::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::: | Specifies the clock tick on which the input depends **attribute** :type: FLOAT :positional: True :default: **related_options** **simple case** There is currently no simple case. ----------------- .. _set_sim_input-width: -width :::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::::: | specify the bus width when data is a bus **attribute** :type: INT :positional: False :default: 1 **related_options** **simple case** There is currently no simple case.